# International Journal of Advance Research in Science and Engineering Volume No.06, Special Issue No.(01), Nov 2017 IJARSE ISSN: 2319-8354

## Analysis and Design of MOS Current Mode Logic Circuits with Passive Inductor Load

Kirti Gupta<sup>.1</sup>, Neeta Pandey<sup>.2</sup>

<sup>1</sup> Dept. of Electronics and Communication, Bharati Vidyapeeth's

College of Engineering, Delhi, (India)

<sup>2</sup> Dept. of Electronics and Communication Engineering,

Delhi Technological University, Delhi, (India)

### **ABSTRACT**

In this paper, the analysis and design of an improved version of conventional MOS current mode logic (MCML) also known as the shunt-peaked MCML style is presented. This logic style employs inductors in the load. The analytical formulation of the shunt-peaked MCML (MCML-SP) inverter employing the spiral is put forward. A design approach for shunt-peaked MCML inverter is also developed which can easily be extended for shunt-peaked digital circuits. The performance of the designed circuits is compared with their respective MCML counterparts through simulations using TSMC 0.18 µm CMOS technology parameters. A maximum delay reduction of 29 % is achieved for shunt-peaked MCML circuits. The impact of process variation on the MCML-SP and conventional MCML inverter at different design corners shows similar variations.

Keywords: Digital circuits, High-speed, MCML, Mixed signal ICs, spiral inductor, high-speed

### I. INTRODUCTION

The recent advancements in the VLSI technology have led to the development of high-resolution mixed-signal applications. These applications demands high performance digital circuits to be integrated with analog circuitry on the same chip. MOS current mode logic (MCML) style has been widely used to design of digital circuits for mixed-signal applications as they provide an analog friendly environment due to the low switching noise [1-6].

An improved version of the conventional MCML logic style named as shunt-peaked MCML logic style has been suggested in literature [7, 8]. This logic style is based on the technique of shunt-peaking and involves the use of inductors. A variety of digital circuits based on the shunt-peaked MCML logic style has been suggested [8-10]. However, the detailed analysis and the design of the shunt-peaked MCML circuits are not presented in any of them. In this paper, the design of shunt-peaked MCML circuits through analytical modeling is put forward.

### International Journal of Advance Research in Science and Engineering Volume No.06, Special Issue No.(01), Nov 2017 **IJARSE** ISSN: 2319-8354

www.ijarse.com

The paper first presents an overview of the conventional MCML style in section 2. Then, the analysis of the shunt-peaked MOS current mode logic style employing spiral inductors is presented in section 3. An approach to design shunt-peaked MCML inverter is formulated in section 4 which is extended for shuntpeaked digital circuits. A variety of digital circuits is designed and is compared with the conventional MCML counterparts through simulations using 0.18 µm TSMC CMOS technology parameters in section 5. The impact of process variation at different design corners is also studied. Finally section 6 concludes the paper.

### II. MOS CURRENT MODE LOGIC (MCML) STYLE

A conventional MCML circuit consists of three main parts: a pull-down network (PDN), a constant current source, and a load circuit. The PDN implements the logic function by applying the series-gating approach [4]. The constant current source MC1 provides the bias current  $I_{SS}$  while the load resistor  $R_L$  determines the voltage swing. A schematic of a conventional MCML inverter with differential input A is shown in Fig.1. It works on the principle of current steering. When the differential input A is high, the bias current I<sub>SS</sub> flows through the transistor MC2 and produces a low differential output voltage (  $V_{OL} = V_O - \overline{V_O} = -I).$ Conversely, when the differential input A is low, the bias current ISS gets steered to transistor MC3 and  $V_{OH} = V_0 - \overline{V_0} = I$ ). Thus, the voltage swing,  $V_{SWING}$ produces a high differential output voltage ( defined as the difference in the high and low output voltage is given as:

$$V_{\text{SWING}} = V_{\text{Q}} - \overline{V_{\text{Q}}} = 21$$
(1)

The voltage gain A can be computed by applying the half circuit concept [11]. The analysis of Fig. 1b gives A as:

$$A_{v\_con} = \frac{V_Q(s)}{V_A(s)} = \frac{g_n}{1+}$$
(2)

is the load capacitance including the parasitic capacitances of the where = load resistance, transistors in the PDN and the interconnect capacitances and is the transconductance of the transistor MC2.

### International Journal of Advance Research in Science and Engineering

Volume No.06, Special Issue No.(01), Nov 2017

www.ijarse.com





Fig.1. Conventional MCML inverter (a) circuit diagram (b) equivalent half circuit

### III. SHUNT-PEAKED MCML STYLE

The shunt-peaking technique can be used to increase the speed of the conventional MCML circuits [8]. This technique uses an inductor (L) in series with a resistor ( ) in the load such that the first-order RC circuit (2) is replaced with a second-order (RLC) circuit. Such circuits are named as shunt-peaked MCML circuits and may be abbreviated as MCML-SP circuits. A schematic of a MCML-SP inverter employing spiral inductor in the load is shown in Fig.2. When the differential input A is high, the bias current  $I_{SS}$  flows through the transistor MS2 and produces a low differential output voltage (  $V_{OL} = V_Q - \overline{V_Q} = -I_S$ ) as the inductor L behaves as a short circuit to the constant inputs. Conversely, when the differential input A is low, the bias current  $I_{SS}$  is steered to the transistor MS3 and produces a high differential output voltage (  $V_{OH} = V_Q - \overline{V_Q} = I_S$ ). Thus, for the equal values of and , the voltage swing,  $V_{SWING}$  of the MCML-SP circuits is same as that of the conventional MCML circuits.

The output impedance of the inverter, Z can be computed from Fig. 2b as:

### International Journal of Advance Research in Science and Engineering

### Volume No.06, Special Issue No.(01), Nov 2017

### www.ijarse.com

 $Z_{\text{out sp}} = \frac{R_{\text{SP}} + si}{2L_{\text{Out sp}}}$ 

(3)

which reduces to when the input remain constant with the time (static case).



Fig.2. MCML-SP inverter with spiral inductor (a) circuit diagram b) equivalent half circuit

Using the half-circuit concept [11], the analysis of Fig. 2(b) gives voltage gain for the MCML-SP inverter as:

$$A_{v\_sp}(s) = \frac{V_Q(s)}{V_A(s)} = g_{ms2} Z_{out\_sp} = \frac{g_{ms2}(R_{SP} + sI}{s^2 L C_L + s R_{SP} C_I}$$
(4a)

where = load resistance, is the load capacitance including the parasitic capacitances of the transistors in the PDN and the interconnect capacitances, L is the inductance and is the transconductance of the transistor MS2.

In standard form [12], (4a) can be rewritten as:

ISSN: 2319-8354

## International Journal of Advance Research in Science and Engineering Volume No.06, Special Issue No.(01), Nov 2017 www.ijarse.com



$$A_{v\_sp}(s) = \frac{(s+z)\omega}{s^2 + 2\varsigma \omega_n}$$
(4b)

where = damping factor = 
$$\frac{R_{SE}}{2}$$

(5a)

natural frequency

(5b)

Depending on the value of the damping factor,  $\varsigma$ , the circuit can be overdamped ( $\varsigma > 1$ ), critically damped ( $\varsigma$ = 1) and underdamped ( $\varsigma$  < 1) and accordingly the time responses for the three cases differ. The presence of a LHP s-plane zero in Equation (4a) further tends to enhance the speed of the MCML-SP inverter in comparison to conventional MCML inverter.

### IV. DESIGN OF MCML-SP CIRCUITS

In this section, an approach to size the transistors of the MCML-SP circuits for a given value of bias current, voltage gain and voltage swing is outlined. Then, the approach to design MCML-SP digital circuits is developed.

### 4.1 Design of MCML-SP inverter with spiral inductor load

The value of the load resistance (Fig. 2) can be evaluated by solving Equation (1) for the given values of the bias current  $I_{SS}$  and the voltage swing  $V_{SWING}$  as:

$$R_{SP} = \frac{v_s}{2}$$

(6)

For a specific value of damping factor, and a load capacitance C<sub>L</sub>, the value of the spiral inductor can be computed from Equation (5a) as:

$$L = \frac{R}{}$$

(7)

The voltage gain (A computed in (4a) is used to size transistors in the PDN. The aspect ratio of the transistors MS2 and MS3 can be calculated by using (4a) for the static case as

# International Journal of Advance Research in Science and Engineering Volume No.06, Special Issue No.(01), Nov 2017

### www.ijarse.com

$$\left(\frac{W_N}{L_N}\right)_{MS2,3} = \frac{1}{\mu_{eff,n}C_{ox}I_{SS}} \left(\frac{A_1}{R}\right)$$
(8)

where is the oxide capacitance per unit area, , and are the effective electron mobility, the effective channel width and length of the transistors MS2 and MS3 respectively.

### 4.2 MCML-SP digital circuit design

The design approach presented in section 4.1 for MCML-SP inverter design with spiral loads can be extended to design other MCML-SP circuits. The steps to design the load for the spiral inductor load remain same as explained in section 4.2. To design the PDN, firstly the size of the equivalent inverter is found out by using either Equation (8) depending upon the load and then individual transistors are sized according to the conventional approach for MCML circuits as discussed in [4].

### V. SIMULATION RESULTS

This section first verifies the theoretical propositions presented in section 3 and 4. Thereafter, the performance of different logic gates based on MCML-SP style is compared with the conventional MCML style. The effect of parameter variations is also studied at different design corners. All the simulations are performed by using TSMC 0.18  $\mu$ m CMOS technology parameters with a power supply of 1.8 V, bias current of 500  $\mu$ A, voltage swing of 400 mV, and load capacitance of 400 fF.

### **5.1 Proposed MCML-SP Inverter**

The methodology given in Section 3 and 4 is used to design spiral inductor load inverter with the outlined specifications for different damping factors. The simulations were performed to select the value of damping factor to achieve proper circuit operation and lowest propagation delay. The propagation delay for spiral inductor load inverter various values of damping factor, are listed in Tab. 1. It can be observed from the table that the propagation delay for the underdamped case is lower than the overdamped and the critically damped cases. For proper operation of the circuit, the overshoot should be less than 5% in the time response [12].

Keeping this in view, the case with = 0.7 gives the lowest propagation delay. Therefore, this value can be chosen as the optimum value to design MCML-SP circuits. Though, the inverter with spiral inductor outperforms. The sizes of the transistors for the spiral MCML inverter for = 0.7 are listed in Table 2. All the transistors have minimum channel length.

### **5.2 Performance Comparison**

Several logic circuits such as AND/NAND, MUX, full adder, D-latch are designed with spiral inductor using the method outlined in section 4. The performance of these circuits is compared with their conventional

ISSN: 2319-8354

## International Journal of Advance Research in Science and Engineering Volume No.06, Special Issue No.(01), Nov 2017

### www.ijarse.com

IJARSE ISSN: 2319-8354

resistive and PMOS [4] load MCML counterparts. It may be noted that all the circuits operate at same supply voltage and bias current therefore they all consume same static power computed as the product of the supply voltage and bias current [4]. The propagation delay of the gate with respect to the above loads is listed in Table 3. It can be noted that a delay reduction varying from 21% to 29% is obtained by using inductive load.

The impact of parameter variation on the MCML-SP inverters and the conventional inverters is studied at different design corners. The findings for various operating conditions are given in Table 4. It is found that the propagation delay varies by a factor of 1.04, 1.15, 1.11 and 1.10 for the resistive, PMOS, spiral inductor load respectively between the best and the worst cases. It can be observed that they all show similar variations.

### VI. CONCLUSION

The analysis and design of shunt-peaked MCML style for digital circuit design is presented in this paper. The logic style uses the shunt-peaking technique and suggests the use of inductors in the load. The design method is illustrated for shunt-peaked MCML inverter with the spiral inductors. The effectiveness of the shunt-peaked MCML style is demonstrated by simulating different logic gates. It is found that the shunt-peaked MCML circuits are faster than the other MCML variants. The study of impact of process variation at different design corners shows that conventional MCML and MCML-SP inverters show similar variations.

TABLE. 1. : Propagation delay of the MCML-SP inverter with spiral inductor load for various values of damping factor,

| Damping factor, | Propagation delay with spiral inductor (ps) | Output response   |
|-----------------|---------------------------------------------|-------------------|
| 2               | 2 120                                       |                   |
| 1               | 107                                         |                   |
| 0.9             | 105                                         | Overshoots (< 5%) |
| 0.8             | 103                                         |                   |
| 0.7             | 98                                          |                   |
| 0.6             | 94                                          | Overshoots (> 5%) |
| 0.5             | 88                                          |                   |
| 0.4             | 75                                          |                   |
| 0.3             | 72                                          |                   |
| 0.2             | 71                                          |                   |
| 0.1             | 70                                          |                   |

TABLE. 2. Values of the components for the MCML-SP inverter for = 0.7

# International Journal of Advance Research in Science and Engineering Volume No.06, Special Issue No.(01), Nov 2017 IJARSE ISSN: 2319-8354

| MCML-SP inverter with spiral inductor (Fig. 2a) |                                   |  |  |  |
|-------------------------------------------------|-----------------------------------|--|--|--|
| Component                                       | Value                             |  |  |  |
| MS1                                             | $W/L = 5.2 \ \mu m/0.18 \ \mu m$  |  |  |  |
| MS2, MS3                                        | $W/L = 17.5 \ \mu m/0.18 \ \mu m$ |  |  |  |
| R                                               | 0.4 ΚΩ                            |  |  |  |
| L                                               | 32 nH                             |  |  |  |

TABLE. 3. Comparison in Propagation delay (ps) of MCML logic circuits using different type of loads

| Circuit/Type of load |          | Resistor | PMOS | Spiral Inductor |
|----------------------|----------|----------|------|-----------------|
| Inverter             |          |          |      |                 |
| AND/NAND             |          | 137      | 158  | 111             |
| 2:1 MUX              |          | 175      | 193  | 149             |
| Full                 | Full Sum |          | 367  | 289             |
| Adder                | Carry    | 332      | 381  | 290             |
| D-L                  | atch     | 195      | 225  | 161             |

TABLE. 4. Impact of parameter variations on propagation delay (ps) for different inverters

| NMOS                               | T   | F   | S   | F   | S   |
|------------------------------------|-----|-----|-----|-----|-----|
| PMOS                               | T   | F   | S   | S   | F   |
| Topology                           |     |     |     |     |     |
| Inverter with resistive load       | 127 | 125 | 130 | 129 | 128 |
| Inverter with PMOS load            | 150 | 140 | 161 | 142 | 158 |
| Inverter with spiral inductor load | 100 | 95  | 106 | 105 | 104 |

### **REFERENCES**

- [1] Musicer J. M., Rabaey, J. MOS Current Mode Logic for Low Power, Low Noise, CORDIC Computation in Mixed-Signal Environments. In *Proceedings of the International Symposium of Low Power Electronics and Design*, 2000, 102-107.
- [2] Hassan, H., Anis, M., Elmasry, M. MOS Current Mode Circuits: Analysis, Design, and Variability. *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, 13(8), 2005, 885 898.
- [3] Nonis, R., Palumbo, E., Palestri, P., and Selmi, L., A Design Methodology for MOS Current-Mode Logic Frequency Dividers, *IEEE Transactions on Circuits and Systems—II: Regular Papers*, 54(2), 2007, 245-254.

# International Journal of Advance Research in Science and Engineering Volume No.06, Special Issue No.(01), Nov 2017 IJARSE WWW.ijarse.com ISSN: 2319-8354

- [4] Alioto, M., Palumbo, G. Model and Design of Bipolar and MOS Current-Mode logic (CML, ECL and SCL Digital Circuits), Springer, 2005.
- [5] Caruso, G. Power-aware design of MCML logarithmic adders. *Proc. International Conference on Signals and Electronic Systems*, 2010, 281-283.
- [6] Yassmeen, M., El-Hariry, Madian, A. H. MOS Current Mode Logic Realization of Digital Arithmetic circuits. *Proc. IEEE International Conference on Microelectronics*, 2010, 1-4.
- [7] Worapishet, A., Thamsirinumt, M. An NMOS Inductive Loading Technique for Extended Operating Frequency CMOS Ring Oscillators, Proc. Mid-west Symposium on Circuits and Systems, 2002, 116-119.
- [8] Bui, H. T., Savari, Y. Shunt-Peaking of MCML Gates Using Active Inductors. *Proc. IEEE Northeast Workshop on Circuits and Systems*, 2004, 361-364.
- [9] Gupta, K., Pandey, N, Gupta, M. A Novel Active Shunt-Peaked MCML-based High Speed Four-Bit Ripple-Carry Adder. Proc. IEEE International Conference on Computer and Communication Technology, Allahabad (India), 2010, 285-289.
- [10] Gupta, K., Pandey, N, Gupta, M. Shunt-Peaking in MCML Memory Element Design in 0.18μm CMOS Technology. *Proc. IEEE INDICON*, Kolkata (India), 2010, 1-4.
- [11] Razavi, B. Design of Analog CMOS Integrated Circuits, Mc-Graw Hill Higher Education, 2001
- [12] Nagrath I. J., Gopal, M. Control System Engineering, New Age International Publishers, 2006.
- [13] Yuan, F. CMOS Active Inductors and Transformers, Springer 2007.