Vol. No.5, Issue No. 06, June 2016 www.ijarse.com



# LOW LEAKAGE POWER BINARY CONTENT ADDRESSABLE MEMORY CELL

## Kiran Kumar M<sup>1</sup>, S.L.Gangadharaiah<sup>2</sup>

<sup>1</sup> Student, Department of ECE, M S Ramaiah Institute of Technology, (India)

<sup>2</sup> Assistant Professor, Department of ECE, M S Ramaiah Institute of Technology, (India)

Affiliated to Visvesvaraya Technological University, Karnataka(India)

#### **ABSTRACT**

Binary content addressable memories are the basic memory cells which are used in network routers, artificial intelligence and neural network applications. These are the memory cells which hold the address of the nodes in routers. Based on the content of the memory cells the operation is performed. Once after the content is written into the memory, it won't be changed forever. Hence these are used in hold state. And not used in write or read mode. When the memory cells are not being used in write or read mode they will idle, i.e., just storing the data. At this point of state, the voltage magnitudes need not to be at the perfect levels as the writing into the memory is already done and reading from the memory is not required. Many approaches have been made to reduce the number of transistors in the architecture of these memories but approaches to reduce the power levels when they are in the hold state are very less.

So here is an approach to reduce the power level when they are in hold state. Even though the number of transistors is more compared to the basic content addressable memory architecture, we can achieve the power reduction in the hold state.

Key Words: Content Addressable Memory (CAM).

#### I. INTRODUCTION

Binary content addressable memories are the cells which are used in the network routers and in many applications. So when we transmit a packet of data which is addressed to reach a particular node, that data packet must have the address of that particular node in the network.

This packet is sent over the network with the help of router and this router would have assigned a particular address to each node and this address of each node is stored in the content addressable memories.

There are two basic types of content addressable memories one is binary content addressable memories and the second one is ternary content addressable memories. These ternary content addressable memories uses 0, 1 and don't care for comparisons, where as binary content addressable memory uses only 0 and 1 for comparisons

These content addressable memories uses latch based architecture to store the data and for comparisons extra transistors. Here the proposed approach makes use of pre-computation based binary content addressable memory which uses a D-latch and a NAND based architecture.

Vol. No.5, Issue No. 06, June 2016 www.ijarse.com



## II. MEMORY BLOCKS

Binary content addressable memories are the cells which are used in the network routers and in many applications. So when we transmit a packet of data which is addressed to reach a particular node, that data packet must have the address of that particular node in the network.



Fig 2.1: NOR based basic 9T CAM cell



Fig 2.2: NAND based D-Latch 7T CAM cell

Vol. No.5, Issue No. 06, June 2016 www.ijarse.com





Fig 2.3: proposed design of the low leakage power binary CAM cell

The organization of memory architecture includes the entire sub circuits like pre charge circuit, data enable, match line sense amplifier, memory cell and the match line pre charge transistor. This match line pre charge transistor is a PMOS transistor which is used to pre charge match line exactly like the bit line.

Writing into the memory cell and reading from the memory cell is controlled by the signal WL/WL' (word line), which enables the pass transistor in the memory cell which can be either NMOS or PMOS.

The proposed design of the binary CAM cell is a pre computation based NAND logic cell. This proposed design not only controls the sub threshold currents but also the gate leakage currents. This will lead to a better reduced static power consuming content addressable memory.

### III. DESIGN AND IMPLEMENTATION



Fig 3.1: schematic of the basic 9T CAM cell

Vol. No.5, Issue No. 06, June 2016

## www.ijarse.com

IJARSE ISSN 2319 - 8354

Transistor sizes:

Let L = 45nm;

For PMOS P1, P2 = (W/L) = (3/3) = (135 nm/135 nm) = 1;

For NMOS N1, N2 = (W/L) = (8/2) = (360 nm/90 nm) = 4;

For NMOS N3, N4 = (W/L) = (12/2) = (540/90nm) = 6;

For NMOS N5, N6 = (W/L) = (4/4) = (180 nm/180 nm) = 1;

Writing Operation: The required datum can be written into the memory with the help of data enable circuit. When the write enable signal "WE" is high the data enable circuit is enabled and the data which we desire to write into the memory is passed through this circuit. At this point of time the signal "WL" signal should be high so that the pass transistors can transfer the data from bit lines to the bistable element. The pass transistors used in this architecture are NMOS (N3 & N4) so these will be enabled when the signal "WL" is high.

Comparison operation: Comparison is the operation which is done when the data is transferred on the search lines and the pass transistors are off. Search lines are nothing but the bit lines itself.



Fig 3.2: proposed low leakage power CAM cell

Design: This architecture uses a D-latch the store the data bit and it's a pre computation based architecture. Uses NAND logic for comparison of data. The static power such as leakage and sub threshold current is reduced using extra four transistors.

Two NMOS transistors are used to reduce the sub threshold current. When the writing operation is going on the pass transistor should be on that means WL signal should be low as the pass transistor is PMOS, so during this operation the latch should have the proper ground potential so that the bi stability happens and it can store the data, hence N4 (controlled by WL') will be on and the proper ground potential is provided.

During hold state the data will already be written and there is no need of proper ground potential. When this operation is going on the pass transistor should be off i.e., WL should be high. When WL is high, transistor N3 will be on providing potential which is much higher than the ground potential here Vs=0.6V.

Two PMOS transistors are used to reduce the leakage current. When the writing operation is going on the pass transistor should be on that means WL signal should be low as the pass transistor is PMOS, so during this operation bulks of all the PMOS transistors should be connected to Vdd to ensure the proper latch operation. So when P3 is on P4 (controlled by WL) will also be on providing Vdd for all the PMOS bulks.

Vol. No.5, Issue No. 06, June 2016

#### www.ijarse.com



During hold state the data will already be stored in the latch. In hold operation the pass transistor should be off i.e., WL should be high. When WL is high, transistor P5 will be on and all the bulks of the PMOS transistors will get connected to a different potential, which is half of the Vdd that is 0.6V.

So there are totally four extra transistors to reduce this static power.

Transistor sizes:

Let L = 45nm:

For PMOS P1, P2 = (W/L) = (3/3) = (135 nm/135 nm) = 1;

For NMOS N1, N2 = (W/L) = (8/2) = (360 nm/90 nm) = 4;

For PMOS P3 = (W/L) = (4/2) = (180 nm/90 nm) = 2;

For NMOS N3, N4 = (W/L) = (12/2) = (540 nm/90 nm) = 6;

For PMOS P4, P5 = (W/L) = (8/3) = (360 nm/135 nm) = 1;

For PMOS N5, N6 = (W/L) = (2/2) = (90nm/90nm) = 1;

Write operation for this memory cell is also same as that of the basic writing operation to the 9T CAM cell. But here this uses a D-latch as storing element, and only one bit line is enough for the writing operation and comparison operation. Here PMOS has been used as pass transistor instead of the NMOS. This architecture uses NAND based logic for the comparison operation.

Input signals: VDD, GND, D\_IN, D\_IN', ML\_PRE, PRE, SAE, WE, WL, WL', VS & 0.5VDD. In-Out signals: BL, BL', ML.



Fig 3.3-a: simulation setup for the test circuit of 9T CAM cell for bit 0.

Vol. No.5, Issue No. 06, June 2016 www.ijarse.com





Fig 3.3-b: simulation result of 9T CAM cell for bit 0.

Input signals: VDD=Vdc=1.2V, GND=Gnd, D\_IN=0V, D\_IN'=1.2V, ML\_PRE=0V, PRE=VPulse=300ns (period): 1.2V (5ns) & 0V (295ns), WE =VPulse=300ns (period): 1.2V (5ns) & 0V (295ns), SAE=0V. The simulation set up and results are shown above for 9T CAM cell, writing the data 0 for 5ns and holding it for 295ns resulting in the average power consumption of **107.7uw.** 



Fig 3.3-c: simulation setup for the test circuit of proposed CAM cell for bit 0.



Fig 3.3-d: simulation result of proposed CAM cell for bit 0.

**Vol. No.5, Issue No. 06, June 2016** 

## www.ijarse.com

IJARSE ISSN 2319 - 8354

Input signals: VDD=Vdc=1.2V, GND=Gnd, D\_IN=0V, ML\_PRE=0V, PRE=VPulse=300ns (period): 1.2V (5ns) & 0V (295ns), WE=VPulse=300ns (period): 1.2V (5ns) & 0V (295ns), SAE=0V, VS=0.6V & 0.5VDD=0.6V.

The simulation set up and results are shown above for proposed CAM cell, writing the data 0 for 5ns and holding it for 295ns resulting in the average power consumption of **86.34uw**.



Fig 3.3-e: simulation setup for the test circuit of 9T CAM cell for bit 1.



Fig 3.3-f: simulation result of 9T CAM cell for bit 1.

Input signals: VDD=Vdc=1.2V, GND=Gnd, D\_IN=1.2V, D\_IN'=0V, ML\_PRE=0V, PRE=VPulse=300ns (period): 1.2V (5ns) & 0V (295ns), WE =VPulse=300ns (period): 1.2V (5ns) & 0V (295ns), SAE=0V. The simulation set up and results are shown above for 9T CAM cell, writing the data 1 for 5ns and holding it for 295ns resulting in the average power consumption of **20.33uw**.

Vol. No.5, Issue No. 06, June 2016 www.ijarse.com





Fig 3.3-g: simulation setup for the test circuit of proposed CAM cell for bit 1.



Fig 3.3-h: simulation result of proposed CAM cell for bit 1.

Similarly the power consumption readings has been taken for different writing and holding times and the below table shows the power readings.

TABLE 1: Average power consumption table of 9T and proposed CAM cell.

| MEMORY/WRITE  | 9T CAM   | PROPOSED | 9T CAM   | PROPOSED |
|---------------|----------|----------|----------|----------|
| AND HOLD TIME | CELL FOR | CAM CELL | CELL FOR | CAM CELL |
|               | THE DATA | FOR THE  | THE DATA | FOR THE  |
|               | "0"      | DATA "0" | "1"      | DATA "1" |
| 5ns, 295ns    | 107.7 uw | 86.34 uw | 20.33 uw | 63.18 nw |
| 5ns, 95ns     | 104.6 uw | 83.63 uw | 21.8 uw  | 70.38 nw |
| 10ns, 290ns   | 109.6 uw | 84.57 uw | 21.91 uw | 63.36 nw |
| 10ns, 90ns    | 109.5 uw | 79.44 uw | 26.64 uw | 70.55 nw |
|               |          |          |          |          |

Vol. No.5, Issue No. 06, June 2016

## www.ijarse.com

IJARSE ISSN 2319 - 8354

The above table shows average power consumptions of 9TCAM cell and proposed CAM cell, for different data bits written and held for different period of time.

#### IV. CONCLUSION

The average power consumed during writing and hold operation by the proposed content addressable memory is much lesser than compared to that of the basic 9T CAM cell.

Hence it is better to use a pre computation based memory cells when it comes to low power design of VLSI systems. As the technology is improving the power used by these systems has been decreasing rapidly. The key to this kind of system is to make use of low power VLSI design.

#### REFRENCES

- [1] "Practical Implementation of a Low-Power Content-Addressable Memory", Pedro Echeverr´ıa, Jos´e L. Ayala, Marisa L´opez-Vallejo,IEEE 2006.
- [2] "Variability-Tolerant Binary Content Addressable Memory Cells", Sheng-Ping Yong, Jin-Fu Li, and Yu-Jen Huang, 2009 IEEE International Workshop on Memory Technology, Design, and Testing.
- [3] "Content-Addressable Memory (CAM) Circuits and Architectures: A Tutorial and Survey", Kostas Pagiamtzis, Student Member, IEEE, and Ali Sheikholeslami, Senior Member, IEEE. IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 41, NO. 3, MARCH 2006.
- [4] "Design and Analysis of Two Low Power SRAM Cell Structures", G. Razavipour, A. Afzali-Kusha, M. Pedram, IEEE Transactions on VLSI Systems.
- [5] "An Asymmetric SRAM cell to lower Gate Leakage", Navid Azizi and Farid N. Najm, IEEE 2005.
- [6] "DG-SRAM: A Low Leakage Memory Circuit", Praveen Elakkumanan, Charan Thondapu and Ramalinga Sridhar, IEEE 2005.
- [7] "Read and Write Stability of 6T SRAM", Sangeeta Singh, Vikky Lakhmani, International Journal of Advanced Research in Electronics and Communication Engineering (IJARECE) Volume 3, Issue 5, May 2014.